VERILOG SIMULATIONS IN EXP-6 AND EXP-7
Gray Code Counter
Synchronous Ring Counter
Sequence Generator

NAME: ABHINAV REDDY ORUGANTI

ENTRY NUMBER:2019EE10455

#### Gray Code Counter

- A Gray code counter counts in such a manner that the difference between any two consecutive states differs only by 1 bit.
- This is the cycle followed by the Gray code counter. X1X2X3X4 represents the Gray code representation and its decimal equivalent is shown in the brackets
- 0000(0) --> 0001(1) --> 0011(3) --> 0010(2) --> 0110(6) --> 0111(7) --> 0101(5) --> 0100(4) --> 1100(12) --> 1101(13) --> 1111(15) --> 1110(14) --> 1010(10) --> 1011(11) --> 1001(9) --> 1000(8)
- We use SR Flip Flops to implement this counter. The number of flip flops required are 4 since there are 4 bits to represent and all 16 states are being used.
- To implement this counter we first draw the state table and assign SR values to each flip flop with the help of Karnaugh Maps to achieve minimized expression for the inputs of flip flops.
- In the next page we have the state table which shows the present state, next state and flip flop inputs, followed by Karnaugh Maps in the next pages and then Verilog code and simulation

| P  | RESEN | IT STA | TE |     | NEXT | STATE |     |           | FL | IP FL     | OP IN | IPUT:     | S  |    |    |
|----|-------|--------|----|-----|------|-------|-----|-----------|----|-----------|-------|-----------|----|----|----|
| Q3 | Q2    | Q1     | Q0 | Q3+ | Q2+  | Q1+   | Q0+ | <b>S3</b> | R3 | <b>S2</b> | R2    | <b>S1</b> | R1 | S0 | R0 |
| 0  | 0     | 0      | 0  | 0   | 0    | 0     | 1   | 0         | X  | 0         | X     | 0         | X  | 1  | 0  |
| 0  | 0     | 0      | 1  | 0   | 0    | 1     | 1   | 0         | X  | 0         | X     | 1         | 0  | X  | 0  |
| 0  | 0     | 1      | 1  | 0   | 0    | 1     | 0   | 0         | X  | 0         | X     | X         | 0  | 0  | 1  |
| 0  | 0     | 1      | 0  | 0   | 1    | 1     | 0   | 0         | X  | 1         | 0     | X         | 0  | 0  | X  |
| 0  | 1     | 1      | 0  | 0   | 1    | 1     | 1   | 0         | X  | X         | 0     | Х         | 0  | 1  | 0  |
| 0  | 1     | 1      | 1  | 0   | 1    | 0     | 1   | 0         | X  | X         | 0     | 0         | 1  | X  | 0  |
| 0  | 1     | 0      | 1  | 0   | 1    | 0     | 0   | 0         | X  | Х         | 0     | 0         | X  | 0  | 1  |
| 0  | 1     | 0      | 0  | 1   | 1    | 0     | 0   | 1         | 0  | X         | 0     | 0         | X  | 0  | X  |
| 1  | 1     | 0      | 0  | 1   | 1    | 0     | 1   | X         | 0  | Х         | 0     | 0         | X  | 1  | 0  |
| 1  | 1     | 0      | 1  | 1   | 1    | 1     | 1   | X         | 0  | X         | 0     | 1         | 0  | X  | 0  |
| 1  | 1     | 1      | 1  | 1   | 1    | 1     | 0   | X         | 0  | X         | 0     | Х         | 0  | 0  | 1  |
| 1  | 1     | 1      | 0  | 1   | 0    | 1     | 0   | X         | 0  | 0         | 1     | х         | 0  | 0  | X  |
| 1  | 0     | 1      | 0  | 1   | 0    | 1     | 1   | X         | 0  | 0         | X     | х         | 0  | 1  | 0  |
| 1  | 0     | 1      | 1  | 1   | 0    | 0     | 1   | X         | 0  | 0         | X     | 0         | 1  | X  | 0  |
| 1  | 0     | 0      | 1  | 1   | 0    | 0     | 0   | X         | 0  | 0         | X     | 0         | X  | 0  | 1  |
| 1  | 0     | 0      | 0  | 0   | 0    | 0     | 0   | 0         | 1  | 0         | X     | 0         | X  | 0  | X  |

| Q3Q2/Q1Q0 | 00 | 01 | 11 | 10 |
|-----------|----|----|----|----|
| 00        | 0  | 0  | 0  | 0  |
| 01        | 1  | 0  | 0  | 0  |
| 11        | X  | X  | X  | X  |
| 10        | 0  | X  | X  | X  |

| Q3Q2/Q1Q0 | 00 | 01 | 11 | 10 |
|-----------|----|----|----|----|
| 00        | 0  | 0  | 0  | 1  |
| 01        | X  | X  | X  | X  |
| 11        | X  | X  | X  | X  |
| 10        | 0  | 0  | 0  | 0  |

| Q3Q2/Q1Q0 | 00 | 01 | 11 | 10 |
|-----------|----|----|----|----|
| 00        | X  | X  | X  | X  |
| 01        | 0  | X  | X  | X  |
| 11        | 0  | 0  | 0  | 0  |
| 10        | 1  | 0  | 0  | 0  |

K- Map for R3 R3 = Q2'Q1'Q0'

| Q3Q2/Q1Q0 | 00 | 01 | 11 | 10 |
|-----------|----|----|----|----|
| 00        | X  | X  | X  | 0  |
| 01        | 0  | 0  | 0  | 0  |
| 11        | 0  | 0  | 0  | 1  |
| 10        | x  | X  | X  | X  |

$$K$$
-Map for  $R2$   
 $R2 = Q3Q1Q0'$ 

| Q3Q2/Q1Q0 | 00 | 01 | 11 | 10 |
|-----------|----|----|----|----|
| 00        | 0  | 1  | X  | X  |
| 01        | 0  | 0  | 0  | X  |
| 11        | 0  | 1  | X  | X  |
| 10        | 0  | 0  | 0  | X  |

K-Map for S1 S1 = Q3'Q2'Q0 + Q3Q2Q0

| Q3Q2/Q1Q0 | 00 | 01 | 11 | 10 |
|-----------|----|----|----|----|
| 00        | 1  | X  | 0  | 0  |
| 01        | 0  | 0  | X  | 1  |
| 11        | 1  | X  | 0  | 0  |
| 10        | 0  | 0  | X  | 1  |

K-Map for S0 S0 = Q3'Q2'Q1' + Q3'Q2Q1 + Q3Q2'Q1+Q3Q2Q1'

| Q3Q2/Q1Q0 | 00 | 01 | 11 | 10 |
|-----------|----|----|----|----|
| 00        | X  | 0  | 0  | 0  |
| 01        | X  | X  | 1  | 0  |
| 11        | X  | 0  | 0  | 0  |
| 10        | X  | X  | 1  | 0  |

K-Map for R1 R1 = Q3'Q2Q0 + Q3Q2'Q0

| Q3Q2/Q1Q0 | 00 | 01 | 11 | 10 |
|-----------|----|----|----|----|
| 00        | 0  | 0  | 1  | X  |
| 01        | X  | 1  | 0  | 0  |
| 11        | 0  | 0  | 0  | X  |
| 10        | X  | 1  | 0  | 0  |

K-Map for R0R0 = Q3'Q2'Q1 + Q3'Q2Q1' + Q3Q2'Q1' + Q3Q2Q1

#### Verilog Code for Gray Code Counter

```
module gray code counter (
  input clk,
  output [3:0] Q
  wire S3,S2,S1,S0,R3,R2,R1,R0,Qb3,Qb2,Qb1,Qb0;
  assign S3 = (Q[2] \&\& Qb1 \&\& Qb0);
  assign R3 = (Qb2 && Qb1 && Qb0);
  assign S2 = (Qb3 \&\& Q[1] \&\& Qb0);
  assign R2 = (Q[3] \&\& Q[1] \&\& Qb0);
  assign S1 = (Qb3 \&\& Qb2 \&\& Q[0]) || (Q[3] \&\& Q[2] \&\& Q[0]);
  assign R1 = (Qb3 \&\& Q[2] \&\& Q[0]) || (Q[3] \&\& Qb2 \&\& Q[0]);
  assign S0 = (Qb3 && Qb2 && Qb1) || (Qb3 && Q[2] && Q[1]) || (Q[3] &&
Qb2 && Q[1]) || (Q[3] && Q[2] && Qb1);
  assign R0 = (Qb3 && Qb2 && Q[1]) || (Qb3 && Q[2] && Qb1) || (Q[3] &&
Qb2 && Qb1) | | (Q[3] && Q[2] && Q[1]);
  SR FF ff3(.clk(clk), .sr({S3,R3}), .Q(Q[3]), .Qb(Qb3));
  SR FF ff2(.clk(clk), .sr({S2,R2}), .Q(Q[2]), .Qb(Qb2));
  SR FF ff1(.clk(clk), .sr({S1,R1}), .Q(Q[1]), .Qb(Qb1));
  SR FF ff0(.clk(clk), .sr({S0,R0}), .Q(Q[0]), .Qb(Qb0));
endmodule
```

```
module gray code counter tb;
  wire [3:0] Q; reg clk;
  gray code counter M UUT(.clk(clk), .Q(Q));
  initial #500 $finish;
  initial begin
    $dumpfile("grayCode.vcd"); $dumpvars(0,gray_code_counter_tb);
    clk = 0;
   forever begin
      #10 clk = ~clk:
    end
  end
Endmodule
module SR FF (
 input [1:0] sr,
 input clk, output Q,Qb);
 reg Q,Qb;
  always @(posedge clk) begin
    case (sr)
      2'b00: Q=Q; 2'b01: Q=1'b0; 2'b10: Q=1'b1; 2'b11: Q=1'bz; default: Q=1'b0;
                                                                                   endcase
  Qb=~Q;
  end
endmodule
```

## Verilog Simulation



### Synchronous Ring Counter using D Flip Flops

- My entry number is 2019EE10545. Hence the ring counter should start from 0101 (last digit of entry number is 5)
- The number of flip flops required are 4 since there are 4 bits to represent.
- The counter covers 15 states irrespective of the state it starts from. The one state which is not being used is 0.
- This counter is a pseudo random sequence generator. It generates random numbers. Its not truly random because the sequence depends on the initial value.
- To design this we first draw the state table from the given table and then we draw Karnaugh Maps to determine the flip flop input equations
- We then write the Verilog code and show its simulation.

| D | RF | 2 | FΝ   | IT | 77 | ΤΑΤ           | ΓF |
|---|----|---|------|----|----|---------------|----|
|   | ПΠ |   | _ 11 |    |    | $\rightarrow$ |    |

#### FLIP FLOP INPUTS

|      |                    | \ <b>-</b> T |   | <br>    |
|------|--------------------|--------------|---|---------|
| - 17 |                    | XΙ           | • | <br>ιь. |
|      | $\mathbf{u} \perp$ | $\sim$ 1     |   | _       |

| Q3 | Q2 | Q1 | Q0 | D3 | D2 | D1 | D0 | Q3+ | Q2+ | Q1+ | Q0+ |
|----|----|----|----|----|----|----|----|-----|-----|-----|-----|
| 0  | 1  | 0  | 1  | 1  | 0  | 1  | 0  | 1   | 0   | 1   | 0   |
| 1  | 0  | 1  | 0  | 1  | 1  | 0  | 1  | 1   | 1   | 0   | 1   |
| 1  | 1  | 0  | 1  | 1  | 1  | 1  | 0  | 1   | 1   | 1   | 0   |
| 1  | 1  | 1  | 0  | 1  | 1  | 1  | 1  | 1   | 1   | 1   | 1   |
| 1  | 1  | 1  | 1  | 0  | 1  | 1  | 1  | 0   | 1   | 1   | 1   |
| 0  | 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0   | 0   | 1   | 1   |
| 0  | 0  | 1  | 1  | 0  | 0  | 0  | 1  | 0   | 0   | 0   | 1   |
| 0  | 0  | 0  | 1  | 1  | 0  | 0  | 0  | 1   | 0   | 0   | 0   |
| 1  | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0   | 1   | 0   | 0   |
| 0  | 1  | 0  | 0  | 0  | 0  | 1  | 0  | 0   | 0   | 1   | 0   |
| 0  | 0  | 1  | 0  | 1  | 0  | 0  | 1  | 1   | 0   | 0   | 1   |
| 1  | 0  | 0  | 1  | 1  | 1  | 0  | 0  | 1   | 1   | 0   | 0   |
| 1  | 1  | 0  | 0  | 0  | 1  | 1  | 0  | 0   | 1   | 1   | 0   |
| 0  | 1  | 1  | 0  | 1  | 0  | 1  | 1  | 1   | 0   | 1   | 1   |
| 1  | 0  | 1  | 1  | 0  | 1  | 0  | 1  | 0   | 1   | 0   | 1   |

| Q3Q2/Q1Q0 | 00 | 01 | 11 | 10 |
|-----------|----|----|----|----|
| 00        | X  | 1  | 0  | 1  |
| 01        | 0  | 1  | 0  | 1  |
| 11        | 0  | 1  | 0  | 1  |
| 10        | 0  | 1  | 0  | 1  |

| Q3Q2/Q1Q0 | 00 | 01 | 11 | 10 |
|-----------|----|----|----|----|
| 00        | X  | 0  | 0  | 0  |
| 01        | 1  | 1  | 1  | 1  |
| 11        | 1  | 1  | 1  | 1  |
| 10        | 0  | 0  | 0  | 0  |

K-Map for D1 
$$D1 = Q2$$

| Q3Q2/Q1Q0 | 00 | 01 | 11 | 10 |
|-----------|----|----|----|----|
| 00        | X  | 0  | 0  | 0  |
| 01        | 0  | 0  | 0  | 0  |
| 11        | 1  | 1  | 1  | 1  |
| 10        | 1  | 1  | 1  | 1  |

K-Map for D2 
$$D2 = Q3$$

| Q3Q2/Q1Q0 | 00 | 01 | 11 | 10 |
|-----------|----|----|----|----|
| 00        | X  | 0  | 1  | 1  |
| 01        | 0  | 0  | 1  | 1  |
| 11        | 0  | 0  | 1  | 1  |
| 10        | 0  | 0  | 1  | 1  |

K-Map for D0 
$$D0 = Q1$$

## Verilog Code for Synchronous Ring Counter

```
module sync_ring_counter (
                                                          module DFF2 (
  input clk,
                                                            input D,clk,
  output [3:0] Q
                                                            output Q, Qb
  wire D3,D2,D1,D0,Qb3,Qb2,Qb1,Qb0;
                                                            initial begin
  assign D3 = (Qb1 \&\& Q[0]) \mid \mid (Q[1] \&\& Qb0);
                                                               Q = 1'b0;
  assign D2 = Q[3];
                                                               Qb = 1'b1;
  assign D1 = Q[2];
                                                            end
  assign D0 = Q[1];
                                                            reg Q, Qb;
                                                            always @(posedge clk) begin
  DFF2 ff3(.clk(clk), .D(D3), .Q(Q[3]), .Qb(Qb3));
                                                               Q=D;
  DFF1 ff2(.clk(clk), .D(D2), .Q(Q[2]), .Qb(Qb2));
                                                               Qb=^Q;
  DFF2 ff1(.clk(clk), .D(D1), .Q(Q[1]), .Qb(Qb1));
                                                            end
  DFF1 ff0(.clk(clk), .D(D0), .Q(Q[0]), .Qb(Qb0));
                                                          endmodule
```

endmodule

# Verilog Code(Continued.....)

```
module DFF1 (
  input D,clk,
  output Q, Qb
  initial begin
    Q = 1'b1;
    Qb = 1'b0;
  end
  reg Q, Qb;
  always @(posedge clk) begin
    Q=D;
    Qb=^Q;
  end
endmodule
```

```
module sync_ring_counter_tb;
  wire [3:0] Q;
  reg clk;
  sync ring counter M UUT(.clk(clk), .Q(Q));
  initial #500 $finish;
  initial begin
    $dumpfile("syncRing.vcd");
    $dumpvars(0,sync ring counter tb);
    clk = 0;
    forever begin
      #10 clk = {^{\sim}clk};
    end
  end
endmodule
```

# Verilog Simulation



#### Sequence Generator

- My entry number is 2019EE10545. X3%8 = 100, X4%8 = 101. Hence the sequence to be generated from the finite state machine made of D Flip Flops is 100101.
- To do this, we first draw the state diagram from the given specifications and then obtain state table. No. of Flip flops required are 3, since there are 6 states in the state diagram.
- Let the 6 states be 000,001,010,011,100,101.
- Then we draw Karnaugh maps to find the inputs of flip flop.
- Then we simulate the FSM using Verilog.

#### State Diagram

The sequence I have to generate is 100101. There are total 6 states .We assign states as follows:

- S0 --> 000
- S1 --> 001
- S2 --> 010
- S3 --> 011
- S4 --> 100
- S5 --> 101

Here SO is the idle state.



| PRES | SENT S | TATE | i/p | NEX | T STAT | E I | FLIP FL | OP IN | PUTS | o/p |
|------|--------|------|-----|-----|--------|-----|---------|-------|------|-----|
| Q2   | Q1     | Q0   | X   | Q2+ | Q1+    | Q0+ | D2      | D1    | D0   | У   |
| 0    | 0      | 0    | 0   | 0   | 0      | 0   | 0       | 0     | 0    | 0   |
| 0    | 0      | 0    | 1   | 0   | 0      | 1   | 0       | 0     | 1    | 1   |
| 0    | 0      | 1    | 0   | 0   | 1      | 0   | 0       | 1     | 0    | 0   |
| 0    | 0      | 1    | 1   | 0   | 1      | 0   | 0       | 1     | 0    | 0   |
| 0    | 1      | 0    | 0   | 0   | 1      | 1   | 0       | 1     | 1    | 0   |
| 0    | 1      | 0    | 1   | 0   | 1      | 1   | 0       | 1     | 1    | 0   |
| 0    | 1      | 1    | 0   | 1   | 0      | 0   | 1       | 0     | 0    | 1   |
| 0    | 1      | 1    | 1   | 1   | 0      | 0   | 1       | 0     | 0    | 1   |
| 1    | 0      | 0    | 0   | 1   | 0      | 1   | 1       | 0     | 1    | 0   |
| 1    | 0      | 0    | 1   | 1   | 0      | 1   | 1       | 0     | 1    | 0   |
| 1    | 0      | 1    | 0   | 0   | 0      | 0   | 0       | 0     | 0    | 1   |
| 1    | 0      | 1    | 1   | 0   | 0      | 0   | 0       | 0     | 0    | 1   |

## STATE TABLE

| Q3Q2/Q1Q0 | 00 | 01 | 11 | 10 |
|-----------|----|----|----|----|
| 00        | 0  | 0  | 0  | 0  |
| 01        | 0  | 0  | 1  | 1  |
| 11        | X  | X  | X  | X  |
| 10        | 1  | 1  | 0  | 0  |

K-Map for D2 D2 = Q1Q0+Q2Q0'

| Q3Q2/Q1Q0 | 00 | 01 | 11 | 10 |
|-----------|----|----|----|----|
| 00        | 0  | 1  | 0  | 0  |
| 01        | 1  | 1  | 0  | 0  |
| 11        | X  | X  | X  | X  |
| 10        | 1  | 1  | 0  | 0  |

K-Map for D1 D1 = Q0'(Q1+Q2+x)

| Q3Q2/Q1Q0 | 00 | 01 | 11 | 10 |
|-----------|----|----|----|----|
| 00        | 0  | 0  | 1  | 1  |
| 01        | 1  | 1  | 0  | 0  |
| 11        | X  | X  | X  | X  |
| 10        | 0  | 0  | 0  | 0  |

K-Map for D1 D2 = Q1Q0'+Q2'Q1'Q0

| Q3Q2/Q1Q0 | 00 | 01 | 11 | 10 |
|-----------|----|----|----|----|
| 00        | 0  | 1  | 0  | 0  |
| 01        | 0  | 0  | 1  | 1  |
| 11        | X  | X  | X  | X  |
| 10        | 0  | 0  | 1  | 1  |

K-Map for y y = Q1Q0+Q2Q0+Q2'Q1'Q0'x

#### Verilog Code for Sequence Generator

```
module FSM (
                                                                         module FSM tb;
  input x,clk,
                                                                           reg clk, x;
  output [3:0] Q,
                                                                           wire y;
                                                                           initial #500 $finish;
  output y
                                                                           FSM M UUT(.clk(clk), .x(x), .y(y));
                                                                           initial begin
wire D2,D1,D0,Qb2,Qb1,Qb0,y;
                                                                              $dumpfile("FSM.vcd");
assign D2 = (Q[1] \&\& Q[0]) \mid | (Q[2] \&\& Qb0);
                                                                              $dumpvars(0,FSM tb);
assign D1 = (Q[1] \&\& Qb0) \mid \mid (Qb2 \&\& Qb1 \&\& Q[0]);
                                                                              clk = 0;
assign D0 = (Qb0 && (Q[2] || Q[1] || x));
                                                                              forever begin
assign y = (Q[1] \&\& Q[0]) \mid | (Q[2] \&\& Q[0]) \mid | (Qb2 \&\& Qb1 \&\&
                                                                                #10 clk = {^{\sim}clk};
Qb0 && x);
                                                                              end
                                                                           end
DFF ff2(.D(D2), .clk(clk), .Q(Q[2]), .Qb(Qb2));
                                                                           initial begin
DFF ff1(.D(D1), .clk(clk), .Q(Q[1]), .Qb(Qb1));
                                                                              x=1;
DFF ff0(.D(D0), .clk(clk), .Q(Q[0]), .Qb(Qb0));
                                                                           end
                                                                         endmodule
endmodule
```

# Verilog Simulation

